• DocumentCode
    3384388
  • Title

    A 2.64GHz wide range low power DLL-based frequency multiplier with CML circuits using adaptive body bias

  • Author

    Lin, Chih-Hsing ; Chiu, Ching-Te

  • Author_Institution
    Dept. of Commun. Eng., Nat. Tsing Hua Univ., Hsinchu
  • fYear
    2008
  • fDate
    Aug. 31 2008-Sept. 3 2008
  • Firstpage
    790
  • Lastpage
    793
  • Abstract
    A wide-range, low-power delay-locked loop based (DLL-based) frequency multiplier with the PMOS active load and adaptive body biasing (ABB) circuit is proposed. Adding the PMOS active load in the delay cells has the inductive-peaking effect to increase the operation frequency range. With the clocked-power ABB current mode logic (CML) exclusive-OR (XOR) circuit, the frequency multiplier can achieve power saving to 54.9% compared with convention CML XOR circuits. This is achieved by reducing the supply voltage to 1 V and dc-level of the differential inputs, while maintaining the original swing of differential outputs. The frequency multiplier can generate N times of frequency of the input clock when the number of delay cells (N) in the voltage control delay line (VCDL) is even. The proposed DLL-based frequency multiplier can operate from 80 MHz to 2.64 GHz using 0.18 mum CMOS process. The measured peak-to-peak jitters of the DLL core are 30.56 ps at 330 MHz and 70 ps at 80 MHz. The power consumption and jitter of the proposed frequency multiplier at 2.64 GHz are 27.79 mW and 23.5 ps, respectively.
  • Keywords
    CMOS integrated circuits; current-mode logic; delay lock loops; frequency multipliers; jitter; low-power electronics; CML circuits; CMOS process; PMOS active load circuit; adaptive body bias; clocked-power ABB current mode logic; delay-locked loop; exclusive-OR circuit; frequency 80 MHz to 2.64 GHz; frequency multiplier; jitter; power 27.79 mW; power consumption; size 0.18 micron; voltage control delay line; wide range low power DLL; Clocks; Computer architecture; Delay lines; Energy consumption; Frequency conversion; Frequency synchronization; Jitter; Logic circuits; Phase locked loops; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
  • Conference_Location
    St. Julien´s
  • Print_ISBN
    978-1-4244-2181-7
  • Electronic_ISBN
    978-1-4244-2182-4
  • Type

    conf

  • DOI
    10.1109/ICECS.2008.4674972
  • Filename
    4674972