DocumentCode :
3384793
Title :
A low-noise WCDMA transmitter with 25%-duty-cycle LO generator in 65nm CMOS
Author :
Wang, Haiyi ; Jiang, Peichen ; Mo, Tingting ; Zhou, Jianjun
Author_Institution :
Center of Analog/RF IC (CARFIC), Microelectron., Shanghai Jiao Tong Univ., Shanghai, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
1034
Lastpage :
1037
Abstract :
This paper describes a 65nm CMOS low-noise WCDMA transmitter including direct quadrature voltage modulator and 25%-duty-cycle LO generator. In comparison with conventional approaches employing Gilbert mixers, the use of a passive voltage mixer, core of the transmitter, significantly improves the output noise and linearity performance. A divider directly generating 25%-duty-cyle LO is presented to drive the passive voltage mixer. Delivering 2dBm WCDMA output power at 2500 MHz, the transmitter achieves -44dBc ACLR at 5 MHz offset and -64dBc ACLR at 10 MHz offset, respectively. The noise floor at 2 dBm output is -163 dBc/Hz at the frequency offset above 40 MHz. The transmitter consumes a total power of 59 mW.
Keywords :
CMOS analogue integrated circuits; code division multiple access; mixers (circuits); transmitters; voltage dividers; ACLR; CMOS low-noise WCDMA transmitter; Gilbert mixer; direct quadrature voltage modulator; duty-cycle LO generator; frequency 2500 MHz; linearity performance; noise floor; passive voltage mixer; size 65 nm; transmitter core; Bonding; Capacitance; Generators; Reliability; Switches; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157384
Filename :
6157384
Link To Document :
بازگشت