• DocumentCode
    3386479
  • Title

    VLSI-Oriented Architecture for Two´s Complement Serial-Parallel Multiplication without Speed Penalty

  • Author

    Moh, Sangman

  • Author_Institution
    Chosun Univ., Gwangju
  • fYear
    2007
  • fDate
    26-29 Aug. 2007
  • Firstpage
    9
  • Lastpage
    13
  • Abstract
    A serial-parallel multiplier computes a product by multiplying a parallel input and a serial (or online) input. Serial-parallel multipliers are frequently used in digital communication systems, digital signal processing, on-line computing applications, and embedded computing and communication systems. In this paper, a VLSI-oriented, size-efficient two´s complement serial-parallel multiplication architecture is proposed. In addition to its smaller size, it is also suitable for VLSI implementation because it consists of modularized logic cells and locally interconnected signals. According to the analysis results for 2- to 32- bit multiplication, the proposed architecture requires up to 30 percent smaller size without speed penalty compared to the previous architecture.
  • Keywords
    VLSI; digital arithmetic; multiplying circuits; parallel architectures; VLSI-oriented architecture; serial-parallel multiplier architecture; two complement serial-parallel multiplication; Application software; Broadcasting; Computer applications; Computer architecture; Concurrent computing; Digital communication; Digital signal processing; Embedded computing; Logic; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computational Science and its Applications, 2007. ICCSA 2007. International Conference on
  • Conference_Location
    Kuala Lampur
  • Print_ISBN
    978-0-7695-2945-5
  • Type

    conf

  • DOI
    10.1109/ICCSA.2007.56
  • Filename
    4301117