DocumentCode
3387206
Title
Optimal P/N width ratio selection for standard cell libraries
Author
Kung, D.S. ; Puri, R.
Author_Institution
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear
1999
fDate
7-11 Nov. 1999
Firstpage
178
Lastpage
184
Abstract
The effectiveness of logic synthesis to satisfy increasingly tight timing constraints in deep-submicron high-performance circuits heavily depends on the range and variety of logic gates available in the standard cell library. Primarily, research in the design of high-performance standard cell libraries has been focused on drive strength selection of various logic gates. Since CMOS logic circuit delays not only depend on the drive strength of each gate but also on its PM width ratio, it is crucial to provide good PM width ratios for each cell. The main contribution of this paper is the development of a theoretical framework through which library designers can determine "optimal" PM width ratio for each logic gate in their high-performance standard cell library. This theoretical framework utilizes new gate delay models that explicitly represent the dependence of delay on P/N width ratio and load. These delay models yield highly accurate delay for CMOS gates in a 0.12 /spl mu/m L/sub eff/ deep-submicron technology.
Keywords
CMOS logic circuits; delays; logic CAD; logic gates; timing; CMOS gates; CMOS logic circuit delays; deep-submicron high-performance circuits; gate delay models; logic gates; logic synthesis; optimal P/N width ratio selection; standard cell libraries; timing constraints; CMOS logic circuits; Circuit synthesis; Delay; Libraries; Logic circuits; Logic design; Logic gates; Semiconductor device modeling; Standards development; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer-Aided Design, 1999. Digest of Technical Papers. 1999 IEEE/ACM International Conference on
Conference_Location
San Jose, CA, USA
ISSN
1092-3152
Print_ISBN
0-7803-5832-5
Type
conf
DOI
10.1109/ICCAD.1999.810645
Filename
810645
Link To Document