Title :
Formulation of static circuit optimization with reduced size, degeneracy and redundancy by timing graph manipulation
Author :
Visweswariah, C. ; Conn, A.R.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
Static circuit optimization implies sizing of transistors and wires on a static timing basis, taking into account all paths through a circuit. Previous methods of formulating static circuit optimization produced problem statements that are very large and contain inherent redundancy and degeneracy. In this paper, a method of manipulating the timing formulation is presented which produces a dramatically more compact optimization problem, and reduces redundancy and degeneracy. The circuit optimization is therefore more efficient and effective. Numerical results to demonstrate these improvements are presented.
Keywords :
circuit optimisation; graph theory; redundancy; timing; circuit paths; problem statement degeneracy; problem statement redundancy; reduced circuit size; static circuit optimization; static timing; timing graph manipulation; transistor sizing; wire sizing; Analytical models; Central Processing Unit; Circuit optimization; Circuit simulation; Digital circuits; Logic; Optimization methods; Time domain analysis; Timing; Wires;
Conference_Titel :
Computer-Aided Design, 1999. Digest of Technical Papers. 1999 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-7803-5832-5
DOI :
10.1109/ICCAD.1999.810656