• DocumentCode
    3387745
  • Title

    Integrated floorplanning and interconnect planning

  • Author

    Hung-Ming Chen ; Hai Zhou ; Young, F.Y. ; Wong, D.F. ; Yang, H.H. ; Sherwani, N.

  • Author_Institution
    Dept. of Comput. Sci., Texas Univ., Austin, TX, USA
  • fYear
    1999
  • fDate
    7-11 Nov. 1999
  • Firstpage
    354
  • Lastpage
    357
  • Abstract
    VLSI fabrication has entered the deep sub-micron era and communication between different components has significantly increased. Interconnect delay has become the dominant factor in total circuit delay. As a result, it is necessary to start interconnect planning as early as possible. We propose a method to combine interconnect planning with floorplanning. Our approach is based on the Wong-Liu (1986) floorplaning algorithm. When the positions, orientations, and shapes of the cells are decided, the pin positions and routing of the interconnects are decided as well. We use a multi-stage simulated annealing approach in which different interconnect planning methods are used in different ranges of temperature to reduce running time. A temperature adjustment scheme is designed to give smooth transitions between different stages of simulated annealing. Experimental results show that our approach performs well.
  • Keywords
    VLSI; circuit layout CAD; circuit optimisation; delays; integrated circuit design; network routing; simulated annealing; VLSI fabrication; circuit delay; deep sub-micron; experimental results; floorplanning; interconnect delay; interconnect planning; multi-stage simulated annealing; network routing; pin positions; temperature adjustment scheme; Cost function; Delay; Fabrication; Integrated circuit interconnections; Routing; Shape; Simulated annealing; Temperature distribution; Very large scale integration; Wire;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer-Aided Design, 1999. Digest of Technical Papers. 1999 IEEE/ACM International Conference on
  • Conference_Location
    San Jose, CA, USA
  • ISSN
    1092-3152
  • Print_ISBN
    0-7803-5832-5
  • Type

    conf

  • DOI
    10.1109/ICCAD.1999.810674
  • Filename
    810674