DocumentCode
3389178
Title
Scan chain diagnosis using IDDQ current measurement
Author
Hirase, Junichi ; Shindou, Naoki ; Akahori, Kouji
Author_Institution
Matsushita Electr. Ind. Co. Ltd., Japan
fYear
1999
fDate
1999
Firstpage
153
Lastpage
157
Abstract
For functional failure analysis, use of the scan design for effective testing of sequential circuits is very popular and can be considered the norm for the LSI industry. However, in order to take advantage of the features offered by scan designs, it is imperative that the scan chain is operating properly. In this paper, I will introduce a new technique for the efficient diagnosis of the scan chain. The basis for this paper is that if a failure occurs in the scan chain, irregular IDDQ current flow will occur and identify the defective chain. Moreover, the actual location of the failure inside the chain can also be ascertained. Then, with result of exemplification, I shall prove the effectiveness of this method
Keywords
CMOS logic circuits; boundary scan testing; design for testability; electric current measurement; failure analysis; fault diagnosis; fault location; flip-flops; integrated circuit testing; logic testing; sequential circuits; CMOS circuits; DFT; IDDQ current measurement; defective chain identification; failure location; flip-flops; functional failure analysis; irregular IDDQ current flow; scan chain diagnosis; scan design; sequential circuits; stuck-at faults; Circuit faults; Circuit testing; Clocks; Current measurement; Electronic equipment testing; Electronics industry; Failure analysis; Flip-flops; Sequential analysis; Silicon compounds;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Symposium, 1999. (ATS '99) Proceedings. Eighth Asian
Conference_Location
Shanghai
ISSN
1081-7735
Print_ISBN
0-7695-0315-2
Type
conf
DOI
10.1109/ATS.1999.810744
Filename
810744
Link To Document