Title :
An area-efficient VLSI architecture of the Viterbi decoder for reverse link IS-95 (CDMA) air interface
Author :
Mujtaba, Syed Aon
Author_Institution :
AT&T Bell Labs., Murray Hill, NJ, USA
Abstract :
The IS-95 (North American CDMA) air interface standard specifies a constraint length K=9 and dual rate R=1/2 and R=1/3 convolutional encoder at the mobile transmitter (i.e., in the reverse link). This paper describes an area-efficient VLSI architecture of the Viterbi decoder at the base station receiver. We propose the use of offset binary representation in the branch metric calculator to achieve a 33% area reduction. We present an optimal state-sequential architecture for the add-compare-select engine which achieves maximum throughput for minimum area. A novel architecture is presented for the traceback unit, which is implemented as a block-circular buffer operating on the trellis in a sliding window fashion
Keywords :
VLSI; Viterbi decoding; buffer circuits; channel coding; code division multiple access; convolutional codes; mobile radio; radio receivers; trellis codes; CDMA; VLSI architecture; Viterbi decoder; add-compare-select engine; air interface; base station receiver; block-circular buffer; branch metric calculator; convolutional encoder; mobile transmitter; offset binary representation; optimal state-sequential architecture; reverse link IS-95; sliding window fashion; traceback unit; trellis; Base stations; Bit rate; Convolutional codes; Decoding; Engines; Multiaccess communication; Throughput; Transmitters; Very large scale integration; Viterbi algorithm;
Conference_Titel :
Signal Processing Proceedings, 1998. ICSP '98. 1998 Fourth International Conference on
Conference_Location :
Beijing
Print_ISBN :
0-7803-4325-5
DOI :
10.1109/ICOSP.1998.770265