DocumentCode :
3396841
Title :
Fast multiply and divide for a VLSI floating-point unit
Author :
Bose, B.K. ; Pei, L. ; Taylor, C.S. ; Patterson, D.A.
Author_Institution :
Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, 94720, USA
fYear :
1987
fDate :
18-21 May 1987
Firstpage :
87
Lastpage :
94
Abstract :
This paper presents the design of a fast and area-efficient multiply-divide unit used in building a VLSI floating-point processor (FPU), conforming to the IEEE standard 754. Details of the algorithms, implementation techniques and design tradeoffs are presented, The multiplier and divider are implemented in 2 micron CMOS technology with two layers of metal, and occupy 23 square mm (23% of the entire FPU). We expect to perform extended-precision multiplication and division in 1.1 and 2.8 microseconds, respectively.
Keywords :
Discrete wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic (ARITH), 1987 IEEE 8th Symposium on
Conference_Location :
Como, Italy
Print_ISBN :
0-8186-0774-2
Type :
conf
DOI :
10.1109/ARITH.1987.6158684
Filename :
6158684
Link To Document :
بازگشت