DocumentCode
3397506
Title
Synthesis of area-efficient VLSI architectures for vector and matrix multiplication
Author
Smith, S.G. ; Denyer, P.B.
Author_Institution
University of Edinburgh, Department of Electrical Engineering, King´´s Buildings, Mayfield Rd., EH9 3JL, Scotland
fYear
1987
fDate
18-21 May 1987
Firstpage
13
Lastpage
20
Abstract
A methodology is presented for synthesis of area-efficient, high-performance VLSI modules for vector and matrix multiplication. Three fundamental computational elements are employed in the composition of these architectures: memory register, multiplexer (1-from-2 data selecter), and carry-save add-shift computer. Two´s complement serial/parallel carry-save accumulation provides performance, while the use of symmetric-coded distributed arithmetic eliminates redundant computation to effect area-savings.
Keywords
Bismuth; Computer architecture; Computers; IP networks; Logic gates; Read only memory; Registers;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer Arithmetic (ARITH), 1987 IEEE 8th Symposium on
Conference_Location
Como, Italy
Print_ISBN
0-8186-0774-2
Type
conf
DOI
10.1109/ARITH.1987.6158718
Filename
6158718
Link To Document