DocumentCode :
3397596
Title :
Bipolar, CMOS and BiCMOS circuit technologies examined for testability
Author :
Vida-Torku, E. Kofi ; Reohr, William ; Monzel, James A. ; Nigh, Phil
Author_Institution :
IBM, Hopewell Junction, NY, USA
fYear :
1991
fDate :
14-17 May 1991
Firstpage :
1015
Abstract :
A circuit-level testability comparison of bipolar, CMOS and BiCMOS logic technologies is presented. Process defects from each technology are examined to determine the fault models that best detect these defects. Commonalities and differences of fault models among the circuit types are described. The test cost required to obtain the same quality in each technology is described. It is shown that bipolar circuits can be effectively tested by the stuck fault model. To achieve high test coverage in CMOS circuits, stuck fault and current testing should be applied. Current testing can be effective in CMOS if the appropriate patterns are generated. BiCMOS requires delay testing. While current measurement could detect a few defects, it is not enough to replace delay test in BiCMOS. Delay testing may not detect all defects even if test vectors are available. Furthermore, it is expensive in test generation and test hardware cost. This suggests that design-for-test features may even be more important for BiCMOS circuits than for CMOS or bipolar circuits
Keywords :
BiCMOS integrated circuits; CMOS integrated circuits; bipolar integrated circuits; design for testability; fault location; integrated circuit testing; integrated logic circuits; BiCMOS circuit technologies; BiCMOS circuits; BiCMOS logic technologies; CMOS circuit technologies; CMOS circuits; bipolar circuit technologies; bipolar circuits; circuit-level testability; current testing; delay testing; design-for-test features; fault models; stuck fault model; test cost; test coverage; test generation; test hardware cost; testability; BiCMOS integrated circuits; CMOS logic circuits; CMOS technology; Circuit faults; Circuit testing; Costs; Delay; Electrical fault detection; Logic testing; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., Proceedings of the 34th Midwest Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-0620-1
Type :
conf
DOI :
10.1109/MWSCAS.1991.251963
Filename :
251963
Link To Document :
بازگشت