DocumentCode :
3400059
Title :
Power efficient architecture of pre-computation based content addressable memory
Author :
Jeeva, S. ; Bharathi, S. ; Marimuthu, C.N.
Author_Institution :
Dept. of ECE, M. Kumarasamy Coll. of Eng., Karur, India
fYear :
2012
fDate :
10-12 Jan. 2012
Firstpage :
1
Lastpage :
5
Abstract :
Content- addressable memory (CAM) is frequently used in applications, such as lookup tables, data bases, associative computing and networking that require high-speed searches in order to improve the performance. By using parallel comparison search time is reduced but power consumption is raised. In this paper we proposed Banked architecture which will reduce most of the dissipated power with negligible hardware complexity. In this PB-CAM architecture most of the work is carried out by parameter extractor and hence total work of this Banked architecture is reduced that saves energy during searching operation. Once the work operation is selected, search is done locally so that remaining banks will be disabled which saves power. In our experiment we used Xilinx to estimate the power consumption. Compared with the ones count PB-CAM system the experimental result shows that our proposed approach can achieve on average 30% of power reduction.
Keywords :
content-addressable storage; power aware computing; Banked architecture; PB-CAM architecture; Xilinx; parallel comparison; parameter extractor; power consumption estimation; power efficient architecture; precomputation based content addressable memory; search time reduction; Associative memory; Computer aided manufacturing; Computer architecture; Data mining; Microprocessors; Power demand; Solid state circuits; CAM; power reduction; pre-computation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1580-8
Type :
conf
DOI :
10.1109/ICCCI.2012.6158880
Filename :
6158880
Link To Document :
بازگشت