Title :
An efficient design technique of circular convolution circuit using Vedic Mathematics and McCMOS technique
Author_Institution :
Electron. & Commun. Eng., Inst. of Eng. & Manage., Kolkata, India
Abstract :
This paper proposes a high speed low power circular convolution implementation of two finite length sequences by taking the advantage of fast Vedic Urdhva-Tiryakbhyam multiplication algorithm with a very efficient leakage control technique called Mutilple Channel CMOS (McCMOS) technique. The use of this Vedic formula allows for high speed convolution processing which happens frequently during the treatment of the time domain of signals. In this paper, the circular convolution is approached as a combination of Vedic multiplication unit and transmission gates based adders. The idea for designing the multiplication unit from Vedic Sutra is adopted because the partial sums and products are generated in only a single step. Furthermore McCMOS technique is used having non-minimum length transistors to offer the possibility of achieving excellent leakage control in nano-scale CMOS design with a very modest increase in area and switched capacitance. The simulations have been carried out in Cadence spice spectre using 130nm, 90nm, 65nm and 45nm node technology and presents comparative simulation results indicating the performance of the circuit. Thorough simulations show that the proposed architecture of designing the circular convolution achieves approximately 74-97% better performance in terms of PDP compared to the conventional architecture. The proposed technique will be very useful in different applications of time and space domains in digital image and signal processing.
Keywords :
CMOS integrated circuits; convolution; image processing; network synthesis; Cadence spice spectre; McCMOS technique; Vedic multiplication unit; circular convolution circuit; digital image processing; high speed low power circular convolution implementation; leakage control technique; mutilple channel CMOS technique; signal processing; transmission gates based adders; vedic mathematics; Arrays; CMOS integrated circuits; Convolution; Delay; Transforms; Circular convolution; Multiple Channel CMOS (McCMOS) technique; Urdhva-Tiryakbhyam Sutra; Vedic Mathematics;
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1580-8
DOI :
10.1109/ICCCI.2012.6158881