DocumentCode :
3401524
Title :
Floating-point arithmetic on a reduced-instruction-set processor
Author :
Gross, Thomas
Author_Institution :
Department of Computer Science, Carnegie-Mellon University, Pittsburgh, PA 15213
fYear :
1985
fDate :
4-6 June 1985
Firstpage :
86
Lastpage :
92
Abstract :
Current single chip implementations of reduced-instruction-set processors do not support hardware floating-point operations. Instead, floating point operations have to be provided cither by a co-processor or by software. This paper discusses issues arising from a software implementation of floating point arithmetic for the MIPS processor, an experimental VLSI architecture. Measurements indicate that an acceptable level of performance is achieved, but this approach is no substitute for a hardware accelerator if higher precision results are required. This paper includes instruction profiles for the basic floating point operations and evaluates the usefulness of some aspects of the instruction set.
Keywords :
Computer architecture; Computers; Floating-point arithmetic; Hardware; Registers; Software; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic (ARITH), 1985 IEEE 7th Symposium on
Conference_Location :
Urbana, IL,
Type :
conf
DOI :
10.1109/ARITH.1985.6158951
Filename :
6158951
Link To Document :
بازگشت