Title :
Systematic design of three-stage op-amps using split-length compensation
Author :
Saxena, Vishal ; Balagopal, S. ; Baker, R. Jacob
Author_Institution :
Electr. & Comput. Eng. Dept., Boise State Univ., Boise, ID, USA
Abstract :
Over the past decade CMOS technology has been continuously scaling which has resulted in sustained improvement in transistor speeds. However, the transistor threshold voltages do not decrease at the same rate as the supply voltage (VDD). Besides, the open-loop gain available from the transistors is diminishing. This trend renders the traditional techniques, like cascoding and gain boosting, less useful for achieving high DC gain in nano-scale CMOS processes. Thus, horizontal cascading (multi-stage) must be used in order to realize high-gain op-amps in low-VDD processes. This paper presents a design procedure for op-amp design using split-length compensation. A reversed-nested split-length compensated (RSLC) topology, employing double pole-zero cancellation, is illustrated for the design of three-stage op-amps. The RSLC topology is then extended to the design of three-stage fully-differential op-amps.
Keywords :
CMOS analogue integrated circuits; differential amplifiers; operational amplifiers; double pole-zero cancellation; reversed-nested split-length compensated topology; split-length compensation; three-stage fully-differential op-amps; three-stage op-amps systematic design; Welding; CMOS Amplifiers; Op-amp compensation; fully-differential; nano-CMOS; split-length; three-stage op-amps;
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2011.6026314