Title :
An Application Specific Instruction Set Processor optimized for FFT
Author :
Wenxiang Wang ; Ling Li ; Guangfei Zhang ; Dong Liu ; Ji Qiu
Author_Institution :
Inst. of Comput. Technol., Chinese Acad. of Sci., Beijing, China
Abstract :
This paper presents an Application Specific Instruction Set Processor (ASIP) pruned for high-throughput and variable-length Fast Fourier Transform (FFT), which is a key component of various Orthogonal Frequency Division Multiplexing (OFDM)-based wireless communication standards. The ASIP executes dedicated FFT instructions to process two radix-4 or four radix-2 butterfly operations every clock cycle. Furthermore, a shuffle-embedded register file and a programmable memory access coprocessor are employed to tackle the memory access bottleneck and reduce power consumption. The implementation results show that our ASIP requires only 892 clock cycles for a 1024-point FFT, which outperforms TI TMS320C64x DSP and Tensilica ConnX ASIP by 6.74X and 2.03X, respectively. A test chip of the proposed ASIP was fabricated using CMOS 65nm process with the core area of 1.9mm2. It consumes 85mW when it runs at the maximum frequency of 150MHz.
Keywords :
application specific integrated circuits; coprocessors; fast Fourier transforms; instruction sets; CMOS process; FFT; application specific instruction set processor; high-throughput; memory access bottleneck; orthogonal frequency division multiplexing; power consumption; programmable memory access coprocessor; shuffle-embedded register file; variable-length fast Fourier transform; wireless communication standards; Digital signal processing; Field-flow fractionation; IEEE 802.16 Standards; OFDM;
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2011.6026391