DocumentCode :
3406757
Title :
Test generation for path delay faults based on learning
Author :
Pomeranz, I. ; Reddy, S.M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
1993
fDate :
7-11 Nov. 1993
Firstpage :
428
Lastpage :
435
Abstract :
We present a learning-based method of generating tests to detect path delay faults in combinational circuits. The method attacks the problems related to the large numbers of faults and the large numbers of tests to detect all path delay faults directly, and in a controlled way. To achieve these goals, the method uses small versions of the circuit-under-consideration to study rules that describe the most effective test patterns, and then applies these rules to the target circuit. While learning the rules, it is possible to distinguish between rules describing critical faults and other rules, thus exploring the tradeoff between the fault coverage and the coverage of critical faults, and the number of tests. Results for several functional units are presented to demonstrate the effectiveness of the learning procedure.
Keywords :
combinational circuits; circuit-under-consideration; combinational circuits; critical faults; fault coverage; functional units; learning; path delay faults; test generation; Circuit faults; Circuit simulation; Circuit testing; Cities and towns; Combinational circuits; Electrical fault detection; Fault detection; Learning systems; Propagation delay; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1993. ICCAD-93. Digest of Technical Papers., 1993 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-4490-7
Type :
conf
DOI :
10.1109/ICCAD.1993.580092
Filename :
580092
Link To Document :
بازگشت