DocumentCode :
3408290
Title :
Area-high speed design trade-offs for advanced encryption standard cipher engine
Author :
Suryawanshi, V.A. ; Manna, G.C.
Author_Institution :
GHRCE Nagpur, Nagpur, India
fYear :
2015
fDate :
9-10 Jan. 2015
Firstpage :
1
Lastpage :
5
Abstract :
For secure data transmission cryptographic algorithms are used for many applications. This paper introduces optimized hardware implementation of area and speed improvement for the block cipher Advanced Encryption Standard (AES-128) using Field Programmable Graphic Array (FPGA). As AES has four transformations among them sub-byte and mix-column transformation are key challenges to implement in terms of area and speed. The proposed implementation proposes new method cyclic shift method for implementation of mix-column transformation which uses logical shift and XOR operation. This hardware implementation achieves throughput 1164.788 Mbps at the maximum clock frequency of 100.099 MHz is, in feedback encryption modes and uses less number of slices 2081.
Keywords :
cryptography; data communication; field programmable gate arrays; AES-128; FPGA; XOR operation; advanced encryption standard block cipher engine; area-high speed design trade-off; cyclic shift method; feedback encryption; field programmable graphic array; logical shift; mix-column transformation; optimized hardware implementation; secure data transmission cryptographic algorithm; Ciphers; Encryption; Field programmable gate arrays; Hardware; Polynomials; Standards; AES; Encryption; FPGA; Mix-column; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nascent Technologies in the Engineering Field (ICNTE), 2015 International Conference on
Conference_Location :
Navi Mumbai
Print_ISBN :
978-1-4799-7261-6
Type :
conf
DOI :
10.1109/ICNTE.2015.7029924
Filename :
7029924
Link To Document :
بازگشت