Title :
A multiple shared memory switch
Author :
Naraghi-Pour, M. ; Hegde, M. ; Reddy, B.
Author_Institution :
Dept. of Electr. & Comput. Eng., Louisiana State Univ., Baton Rouge, LA, USA
fDate :
31 Mar-2 Apr 1996
Abstract :
One of the problems that shared memory switches have is that in order to build large switches the memory access requirements become stringent. One way to overcome this is to utilize multiple buffers which space division multiplex the input lines and thereby alleviate the memory access requirements. However, previous attempts to implement multi-buffered shared memory switches have suffered from serious limitations. The authors describe in this work a multi-buffered architecture that offers tremendous potential. It is able to fully share the buffer, it guarantees the minimum delay switching of all cells, it can accomplish multi-cast and multi-channel switching, it can accommodate various priorities and classes of traffic while maintaining high performance on account of very efficient buffer utilization
Keywords :
asynchronous transfer mode; shared memory systems; space division multiplexing; memory access requirements; minimum delay switching; multi-buffered shared memory switches; multi-cast switching; multi-channel switching; multiple shared memory switch; space division multiplexing; Asynchronous transfer mode; Buffer storage; Costs; Delay; File servers; Memory architecture; Multiplexing; Switches; Throughput; Traffic control;
Conference_Titel :
System Theory, 1996., Proceedings of the Twenty-Eighth Southeastern Symposium on
Conference_Location :
Baton Rouge, LA
Print_ISBN :
0-8186-7352-4
DOI :
10.1109/SSST.1996.493470