DocumentCode :
3410443
Title :
Mixed multi-threshold differential cascode voltage switch (MT-DCVS) circuit styles and strategies for low power VLSI design
Author :
Chen, W. ; Hwang, W. ; Kudva, P. ; Gristede, G.D. ; Kosonocky, S. ; Joshi, R.V.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2001
fDate :
2001
Firstpage :
263
Lastpage :
266
Abstract :
This paper presents mixed multi-threshold differential cascode voltage switch (MT-DCVS) circuits for low-power, high performance and deep-submicron VLSI design. These logic circuits incorporate two different sets of CMOS devices, low-Vt and regular high-Vt CMOS devices. By appropriately selecting the low-V t and high-Vt devices and configurations in a circuit, we can gain performance of circuit while keeping the leakage current and power low. The key approaches are using low-Vt devices to gain performance, using high-Vt devices to cut off the leakage path and also using the reverse-biased low-Vt devices in their standby state. The methodology and algorithm are developed and simulated. The applications of such multi-Vt circuit techniques to the static, domino NORA DCVS and delayed reset circuits are described. The use of footer/header devices, gated-Vdd and a mixture of low-Vt and high-Vt devices to reduce power dissipation and subthreshold leakage current during standby and active modes, and the global design issues are also discussed
Keywords :
CMOS logic circuits; VLSI; leakage currents; logic design; low-power electronics; MT-DCVS design methodology; active mode; deep-submicron VLSI design; delayed reset circuits; differential cascode voltage switch; domino NORA DCVS circuits; footer devices; gated-Vdd; global design issues; header devices; leakage current; logic circuits; low-power VLSI design; mixed multi-threshold circuits; multi-Vt circuit techniques; power dissipation reduction; standby mode; static circuits; subthreshold leakage current; CMOS logic circuits; Circuit simulation; Delay; Leakage current; Logic circuits; Performance gain; Switches; Switching circuits; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, International Symposium on, 2001.
Conference_Location :
Huntington Beach, CA
Print_ISBN :
1-58113-371-5
Type :
conf
DOI :
10.1109/LPE.2001.945413
Filename :
945413
Link To Document :
بازگشت