DocumentCode :
3411637
Title :
A design reliability methodology for CMOS VLSI circuits
Author :
Oshiro, Lance ; Radojcic, Riko
Author_Institution :
CADENCE Spectrum Design, San Diego, CA, USA
fYear :
1995
fDate :
22-25 Oct. 1995
Firstpage :
34
Lastpage :
39
Abstract :
As integrated circuits become more complex, ensuring product reliability in a timely and efficient manner is becoming more challenging. Historically, the focus has been to manage reliability through robust manufacturing processes. This approach does not address reliability issues associated with IC design. ´Design-for-Reliability´ (DFR) methodologies should be incorporated into chip design flow and CAD tools, to meet the submicron challenge. At Cadence Spectrum Design, a set of practical DFR tools and procedures have been developed and deployed to realistically manage product reliability throughout the design phase of a VLSI circuit. These procedures manage wear-out concerns through verifying compliance of every node with all the reliability design rules. Random failures (bottom of the bathtub curve) are addressed by analyzing the interaction between design and random process defects in order to determine a failure rate. Finally, infant mortality concerns are managed by insuring that the library is ´robust´, by verifying the validity of test and/or burn-in screens.
Keywords :
CMOS integrated circuits; VLSI; circuit CAD; failure analysis; integrated circuit design; integrated circuit reliability; CAD tools; CMOS VLSI circuits; Cadence Spectrum Design; IC design; bathtub curve; burn-in screens; chip design flow; design phase; design reliability methodology; failure rate; infant mortality concerns; product reliability; random process defects; reliability design rules; wear-out concerns; Chip scale packaging; Design automation; Design methodology; Failure analysis; Integrated circuit reliability; Manufacturing processes; Process design; Random processes; Robustness; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Reliability Workshop, 1995. Final Report., International
Conference_Location :
Lake Tahoe, CA, USA
Print_ISBN :
0-7803-2705-5
Type :
conf
DOI :
10.1109/IRWS.1995.493572
Filename :
493572
Link To Document :
بازگشت