• DocumentCode
    3412295
  • Title

    Host-compiled simulation of multi-core platforms

  • Author

    Gerstlauer, Andreas

  • Author_Institution
    Univ. of Texas at Austin, Austin, TX, USA
  • fYear
    2010
  • fDate
    8-11 June 2010
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    Virtual platform models are a popular approach for virtual prototyping of multi-processor/multi-core systems-on-chip (MPCSoCs). Such models aid in system-level design, rapid and early design space exploration, as well as early software development. Traditionally, either highly abstracted models for exploration or low-level, implementation-oriented models for development have been employed. Host-compiled models promise to fill this gap by providing both fast and accurate platform simulation and prototyping. In this paper, we aim to provide an overview of state-of-the-art host-compiled platform modeling concepts, techniques and their applicability and benefits.
  • Keywords
    electronic engineering computing; multiprocessing systems; system-on-chip; virtual prototyping; design space exploration; host-compiled simulation; multicore platform; multicore systems-on-chip; multiprocessor system; software development; system-level design; virtual platform model; virtual prototyping; Accuracy; Computational modeling; Computer architecture; Hardware; Predictive models; Protocols; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Rapid System Prototyping (RSP), 2010 21st IEEE International Symposium on
  • Conference_Location
    Fairfax, VA
  • Print_ISBN
    978-1-4244-7073-0
  • Electronic_ISBN
    978-1-4244-7072-3
  • Type

    conf

  • DOI
    10.1109/RSP.2010.5656352
  • Filename
    5656352