DocumentCode :
3418575
Title :
Theory and application of GF(2p) cellular automata as on-chip test pattern generator
Author :
Sikdar, Biplab K. ; Paul, Kolin ; Biswas, Gosta Pada ; Boppana, Vamsi ; Yang, Cliff ; Mukherjee, Sobhan ; Chaudhuri, P. Pal
Author_Institution :
Dept. of Comput. Sci. & Technol., Bengal Eng. Coll. (D.U.), West Bengal, India
fYear :
2000
fDate :
2000
Firstpage :
556
Lastpage :
561
Abstract :
This paper sets a new direction for test solution of VLSI circuits. The solution is based on the theory of extension field-that is, extension of finite field commonly referred to as Galois field (GF). The GF(2) with the set {0,1} traditionally employed in the digital domain has been extended in the present work to GF(2p) with elements from the set {0,1,2,…,2p-1}. The conventional on-chip LFSR/cellular automata (CA) based test pattern generators built around GF(2) elements have been replaced with the cellular structure of CF(2p) CA. The inter-cell connections and the value of p of a regular, modular and cascadable structure of GF(2p) CA can be tuned to maximize the fault coverage in a CUT (circuit under test). Availability of RTL/functional description of the CUT leads to a better tuning. The fault coverage figures obtained with GF(2p) CA based test pattern generator on the benchmark circuits and a few commercial circuits can be found to be significantly better than the best results reported so far with LFSR, GLFSR or GF(2) CA. The small set of uncovered faults can be handled with the introduction of a limited number of observation and test points. Area overhead for CATPG can be significantly reduced through the scheme of folding introduced in this paper
Keywords :
VLSI; automatic test pattern generation; cellular automata; fault diagnosis; integrated circuit testing; logic testing; GF(2p) cellular automata; Galois field; VLSI circuits; area overhead; benchmark circuits; extension field; fault coverage; inter-cell connections; on-chip test pattern generator; test points; Algebra; Automatic testing; Benchmark testing; Built-in self-test; Circuit faults; Circuit testing; Computer science; Galois fields; Polynomials; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2000. Thirteenth International Conference on
Conference_Location :
Calcutta
ISSN :
1063-9667
Print_ISBN :
0-7695-0487-6
Type :
conf
DOI :
10.1109/ICVD.2000.812666
Filename :
812666
Link To Document :
بازگشت