DocumentCode :
3420618
Title :
A high efficient memory architecture for H.264/AVC motion compensation
Author :
Li, Chunshu ; Huang, Kai ; Yan, Xiaolang ; Feng, Jiong ; Ma, De ; Ge, Haitong
Author_Institution :
Inst. of VLSI Design, Zhejiang Univ., Hangzhou, China
fYear :
2010
fDate :
7-9 July 2010
Firstpage :
239
Lastpage :
245
Abstract :
In H.264/AVC decoding system, motion compensation operation occupies about 80% of the total memory access and becomes the system bottleneck. In this paper, a high efficient memory architecture for H.264/AVC motion compensation is proposed to extremely reduce external memory access bandwidth. A four-level hierarchical memory organization scheme is utilized to explore the reusability of neighboring blocks at an acceptable area cost. To improve the system processing throughput, five optimization techniques are adopted in motion compensation operation, which enable video decoder to achieve real-time decoding of HD 1080p video stream when operating at 110 MHz. Compared with the existing works, the proposed architecture is able to reduce the memory bandwidth requirement in motion compensation progress by 83.7% and performs better in the real-time application.
Keywords :
Automatic voltage control; Bandwidth; Costs; Decoding; High definition video; Memory architecture; Motion compensation; Real time systems; Streaming media; Throughput; H.264/AVC; Motion Compensation; VLSI; memory architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems Architectures and Processors (ASAP), 2010 21st IEEE International Conference on
Conference_Location :
Rennes, France
ISSN :
2160-0511
Print_ISBN :
978-1-4244-6966-6
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2010.5540963
Filename :
5540963
Link To Document :
بازگشت