DocumentCode :
3421587
Title :
Probabilistic metric of gate logical fault occurrence due to manufacturing inaccuracy of threshold logic gates for efficient testing
Author :
Shinogi, Tsuyoshi ; Arakawa, Kanako ; Hayashi, Terumine
Author_Institution :
Dept. of Electr. & Electron. Eng., Mie Univ., Tsu
fYear :
2009
fDate :
6-9 April 2009
Firstpage :
230
Lastpage :
235
Abstract :
This paper proposes a precise metric of the occurrence of gate logical faults due to manufacturing inaccuracy of the weight and threshold values in threshold logic gates for effective and efficient testing. Based on probability density functions of the values of the manufactured weights and threshold, the probability of gate logical fault occurrence is calculated and used as the metric. The metric indicates the importance of the corresponding gate input pattern in testing of the threshold logic gate, and will be utilized for effective and efficient testing. We compare our proposed metric with a simple metric.
Keywords :
fault diagnosis; logic gates; logic testing; probability; threshold logic; gate input pattern testing; gate logical fault occurrence; manufactured weight value; manufacturing inaccuracy; probabilistic metrics; probability density function; threshold logic gate efficient testing; Automatic test pattern generation; CMOS logic circuits; Circuit faults; Circuit testing; Logic circuits; Logic design; Logic gates; Logic testing; Probabilistic logic; Pulp manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscal Era, 2009. DTIS '09. 4th International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-4320-8
Electronic_ISBN :
978-1-4244-4321-5
Type :
conf
DOI :
10.1109/DTIS.2009.4938061
Filename :
4938061
Link To Document :
بازگشت