Title :
Compression/scan co-design for reducing test data volume, scan-in power dissipation and test application time
Author :
Hu, Yu ; Han, Yin-He ; Li, Xiao-wei ; Li, Hua-wei ; Wen, Xiao-Qing
Author_Institution :
Inst. of Comput. Technol., Chinese Acad. of Sci., Beijing, China
Abstract :
Testing chips is very critical to guarantee chips are fault-free before they are integrated in a system, so as to increase the reliability of the system. Although full-scan is a widely adopted design-for-test technique for LSI design and testing, the need for reducing the test data volume, scan-in power dissipation and test application time (VPT) of the full-scan designed chip is imperative. Based on the analysis of the characteristics of the variable-to-fixed run-length coding technique and the random access scan architecture, this paper presents a novel design scheme tackling all VPT issues simultaneously. Experimental results on ISCAS´89 benchmarks have shown on average 51.2%, 99.5%, 99.3% and 85.5% reduction in test data volume, average scan-in power dissipation, peak scan-in power dissipation and test application time, respectively.
Keywords :
design for testability; encoding; integrated circuit reliability; integrated circuit testing; large scale integration; low-power electronics; LSI design; LSI testing; chip testing; data compression; design-for-test technique; random access scan architecture; scan codesign; scan-in power dissipation reduction; test application time reduction; test data volume reduction; variable-to-fixed run-length coding; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Integrated circuit reliability; Large scale integration; Power dissipation; Power system reliability; Sequential analysis; System testing;
Conference_Titel :
Dependable Computing, 2005. Proceedings. 11th Pacific Rim International Symposium on
Print_ISBN :
0-7695-2492-3
DOI :
10.1109/PRDC.2005.26