Title :
A macro-modeling approach for through silicon via
Author :
Salah, Khaled ; Ragai, Hani ; Ismail, Yousr
Author_Institution :
Mentor Graphics, Cairo, Egypt
Abstract :
Modeling parasitic parameters of Through-Silicon Via (TSV) structures is essential in exploring electrical characteristics such as delay and signal integrity (SI) of circuits and interconnections in three-dimensional (3D) Integrated Circuits (ICs). This paper presents a complete set of self-consistent equations including self and coupling terms for capacitance of general multi-TSV structures. The error when using the closed form expressions as compared to a field solver is less than 7%. As TSV parasitic capacitance is less than other conventional IO structures´ capacitance, therefore TSV technology results in lower I/O power consumption, which makes it suitable for low power applications.
Keywords :
capacitance; integrated circuit modelling; three-dimensional integrated circuits; delay; electrical characteristics; interconnections; macromodeling approach; parasitic capacitance; parasitic parameter modeling; signal integrity; three-dimensional integrated circuits; through-silicon via structures; Capacitance; Couplings; Integrated circuit interconnections; Integrated circuit modeling; Silicon; Three-dimensional displays; Through-silicon vias; Dimensional Analysis; Macro-Modeling; Modeling; TSV; Three-Dimensional ICs; Through Silicon Via;
Conference_Titel :
EUROCON, 2013 IEEE
Conference_Location :
Zagreb
Print_ISBN :
978-1-4673-2230-0
DOI :
10.1109/EUROCON.2013.6625232