DocumentCode :
3429915
Title :
Mapping algorithms onto the TUT cellular array processor
Author :
Viitanen, Jouko ; Korpiharju, Tapio ; Takala, Jarmo ; Kliminkinen, H.
Author_Institution :
Tampere Univ. of Technol., Finland
fYear :
1990
fDate :
5-7 Sep 1990
Firstpage :
235
Lastpage :
246
Abstract :
The Tampere University of Technology Cellular Array (TUTCA) processor array is based on a dynamically configurable logic cell array. It is intended for efficient implementation of the direct mapping dataflow principle with a self-timed, distributed control structure. The architecture of the processor, principles of mapping algorithms on it, and the compiler of the dataflow language are described. The language used for programming is a slightly modified version of DFL. The main features of DFL, the parser, the array processing, the graph structure generated by DFL, and the performance and exploitation of parallelism are considered
Keywords :
cellular arrays; computer architecture; multiprocessing systems; parallel languages; DFL; Tampere University of Technology; cellular array processor; dataflow language; direct mapping dataflow principle; dynamically configurable logic cell array; mapping algorithms; Data communication; Distributed control; Flow graphs; Hardware; Logic arrays; Logic circuits; Logic devices; Logic programming; Processor scheduling; Programmable logic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1990. Proceedings of the International Conference on
Conference_Location :
Princeton, NJ
Print_ISBN :
0-8186-9089-5
Type :
conf
DOI :
10.1109/ASAP.1990.145461
Filename :
145461
Link To Document :
بازگشت