DocumentCode :
3430148
Title :
Digit-serial DSP architectures
Author :
Parhi, Keshab K. ; Wang, Ching-Yi
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN, USA
fYear :
1990
fDate :
5-7 Sep 1990
Firstpage :
341
Lastpage :
351
Abstract :
The authors present a systematic unfolding transformation technique to transform bit-serial architectures into equivalent digit-serial ones. The novel feature of the technique is the generation of functionally correct control circuits in the digit-serial architectures. Bit-serial systems process one bit of a word or sample in a clock cycle. For some applications bit-serial architectures may be too slow, and bit-parallel architectures may be faster than necessary and may require too much hardware. The desired sample rate can be achieved using the digit-serial approach, where multiple bits of a sample are processed in a single clock cycle. The number of bits processed in one clock cycle in the digit-serial systems is the digit size; the digit size can be any arbitrary integer. A digit-serial implementation of two´s complement adders and multipliers is presented. Unfolding of multiple-rate operations (such as interpolators and decimators) is also presented
Keywords :
computer architecture; computerised signal processing; digital arithmetic; DSP architectures; bit-serial architectures; decimators; digit-serial architectures; functionally correct control circuits; interpolators; multiple-rate operations; multipliers; two´s complement adders; unfolding transformation; Adders; Clocks; Computer architecture; Contracts; Control systems; Digital signal processing; Hardware; Integrated circuit interconnections; Signal processing algorithms; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1990. Proceedings of the International Conference on
Conference_Location :
Princeton, NJ
Print_ISBN :
0-8186-9089-5
Type :
conf
DOI :
10.1109/ASAP.1990.145471
Filename :
145471
Link To Document :
بازگشت