DocumentCode :
3432190
Title :
Efficient Symbolic Sensitivity based Parasitic-Inclusive Optimization in Layout Aware Analog Circuit Synthesis
Author :
Yang, Huiying ; Vemuri, Ranga
Author_Institution :
Digital Design Environ. Lab., Cincinnati Univ., OH
fYear :
2007
fDate :
6-10 Jan. 2007
Firstpage :
201
Lastpage :
206
Abstract :
High-performance circuit optimization and synthesis should consider parasitic effects. This paper introduces techniques for parasitic estimation and fast parasitic optimization based on symbolic sensitivity analysis. An effective framework to incorporate parasitic modeling and optimization is presented in order to account for parasitic effects during synthesis. In this paper we primarily focus on using efficient symbolic sensitivity analysis based on element-coefficient diagrams (ECD) to evaluate the dominant parasitic effects so as to eliminate insignificant parasitics. An ECD is the cancellation-free and per-coefficient term generation version of determinant decision diagrams (DDDs). In this paper, parasitic-aware analog circuit synthesis methodology is proposed. The accuracy and efficiency of the parasitic-inclusive optimization have been demonstrated
Keywords :
circuit optimisation; integrated circuit layout; network analysis; circuit optimization; element-coefficient diagrams; layout aware analog circuit synthesis; parasitic effects; parasitic estimation; parasitic modeling; parasitic-inclusive optimization; symbolic sensitivity analysis; Analog circuits; Circuit optimization; Circuit synthesis; Design optimization; Feedback circuits; Linear approximation; Measurement; Optimization methods; Runtime; Sensitivity analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-2762-0
Type :
conf
DOI :
10.1109/VLSID.2007.72
Filename :
4092046
Link To Document :
بازگشت