DocumentCode :
3432394
Title :
Impact of gate current on first order parameter extraction in sub-0.1 μm CMOS technologies
Author :
Planes, N. ; Dray, A. ; Robilliart, E. ; Brut, H.
Author_Institution :
Central R&D, STMicroelectronics, Crolles, France
fYear :
2003
fDate :
17-20 March 2003
Firstpage :
3
Lastpage :
141
Abstract :
The impact of the gate leakage current on long MOS transistor characterization is investigated in this paper. Particularly for first order parameter extraction, a new method is proposed here to rid the gate current on advanced technologies with thin gate oxides. In linear and in strong inversion regimes, we first demonstrate experimentally a 50/50 partition of the gate current between source and drain nodes. TCAD simulations performed for several oxide thicknesses and biases also confirm this partition. The intrinsic channel current of the MOS transistor can then be isolated to extract first order parameters, especially in the case of large area devices which strongly suffer from gate leakage. We show that this IG correction permits to extract these parameters in a more consistent way. Finally, we evaluate the extraction error induced by the gate leakage current for varying oxide thicknesses and channel lengths.
Keywords :
CMOS integrated circuits; MOSFET; integrated circuit reliability; inversion layers; leakage currents; CMOS; TCAD simulations; channel lengths; first order parameter extraction; gate leakage current; intrinsic channel current; inversion regimes; large area devices; oxide thicknesses; CMOS technology; Current measurement; Gate leakage; Intrusion detection; Leakage current; MOS devices; MOSFETs; Parameter extraction; Research and development; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures, 2003. International Conference on
Print_ISBN :
0-7803-7653-6
Type :
conf
DOI :
10.1109/ICMTS.2003.1197433
Filename :
1197433
Link To Document :
بازگشت