DocumentCode :
3433591
Title :
Hardware Trojan detection methodology for FPGA
Author :
Al-Anwar, Amr ; Alkabani, Yousra ; El-Kharashi, M. Watheq ; Bedour, Hassan
Author_Institution :
Dept. of Comput. & Syst. Eng., Ain Shams Univ., Cairo, Egypt
fYear :
2013
fDate :
27-29 Aug. 2013
Firstpage :
177
Lastpage :
182
Abstract :
Nowadays, hardware Trojan protection became a hot topic especially after the horizontal silicon industry business model. Third party IPs are the building blocks of many critical systems and that arises the question of confidentiality and reliability of these blocks. In this work, we present novel methods for system protection and Trojan detection that alleviate the need for a golden chip. In addition, we introduce a scenario to dynamically remove infected IPs embedded on FPGAs. We propose multiplexing reconfigurable IPs´ outputs and a CRC Trojan detection schema to detect Hardware Trojan. Dynamic Trojan detection is done using multiple variant voting. We show the practicality of the introduced schemes by providing a proof of concept implementation of the different methodologies on FPGAs. We investigate methods´ overhead to provide superior security properties that can be used in critical and strategically important systems.
Keywords :
field programmable gate arrays; invasive software; CRC Trojan detection schema; FPGA; golden chip; hardware Trojan detection methodology; horizontal silicon industry business model; infected IP; multiplexing reconfigurable IP; security properties; Delays; Detectors; Field programmable gate arrays; Hardware; IP networks; Multiplexing; Trojan horses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and Signal Processing (PACRIM), 2013 IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
ISSN :
1555-5798
Type :
conf
DOI :
10.1109/PACRIM.2013.6625470
Filename :
6625470
Link To Document :
بازگشت