• DocumentCode
    3433728
  • Title

    Low Power Implementation for Minimum Norm Sorting and Block Upper Tri-angularization of Matrices used in MIMO Wireless Systems

  • Author

    Khan, Zahid ; Arslan, Tughrul ; Thompson, John S. ; Erdogan, Ahmet T.

  • Author_Institution
    Sch. of Eng. & Electron., Edinburgh Univ.
  • fYear
    2007
  • fDate
    6-10 Jan. 2007
  • Firstpage
    744
  • Lastpage
    749
  • Abstract
    Multiple input-multiple output (MIMO) wireless technology involves highly complex vectors and matrix computations which are directly related to increased power and area consumption. This paper proposes an area and power efficient VLSI architecture that can serve the dual purpose of minimum norm sorting of rows as well as upper/lower block tri-angularization of matrices. The resources inside the architecture are shared among both operations and only primitive computations are used. Results indicate saving in silicon real estate as well as power consumption compared to previous architecture without degrading performance
  • Keywords
    MIMO communication; VLSI; coprocessors; matrix algebra; sorting; MIMO wireless systems; VLSI architecture; block upper matrix triangularization; complex vector computation; matrix computations; minimum norm sorting; multiple input-multiple output; Bit error rate; Capacitance; Computer architecture; Energy consumption; Hardware; MIMO; Receiving antennas; Signal processing algorithms; Sorting; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
  • Conference_Location
    Bangalore
  • ISSN
    1063-9667
  • Print_ISBN
    0-7695-2762-0
  • Type

    conf

  • DOI
    10.1109/VLSID.2007.98
  • Filename
    4092130