Title :
Fault Coverage and Fault Efficiency of Transistor Shorts using Gate-Level Simulation and Test Generation
Author :
Higami, Yoshinobu ; Saluja, Kewal K. ; Takahashi, Hiroshi ; Takamatsu, Yuzo
Author_Institution :
Graduate Sch. of Sci. & Eng., Ehime Univ., Matsuyama
Abstract :
This paper proposes a theory of transistor short faults and their detection in logic test environment. The transistor short models were defined, and the characteristics of equivalent faults and redundant faults were revealed. Also presented were a stuck-at fault simulation method and a test generation method that uses only the gate-level description of the circuits while dealing with transistor short faults. Experimental results for ISCAS benchmark circuits were presented to demonstrate the effectiveness of the methodology proposed in this paper
Keywords :
automatic test pattern generation; fault simulation; logic testing; ISCAS benchmark circuits; equivalent faults; fault coverage; fault efficiency; gate-level description; gate-level simulation; logic test environment; redundant faults; stuck-at fault simulation; test generation; transistor short faults; Benchmark testing; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Computer simulation; Electrical fault detection; Fault diagnosis; Large scale integration; Logic testing;
Conference_Titel :
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location :
Bangalore
Print_ISBN :
0-7695-2762-0
DOI :
10.1109/VLSID.2007.83