Title :
Fast controllers for data dominated applications
Author :
Hertwig, Andre ; Wunderlich, Hans-Joachim
Author_Institution :
Lab. of Comput. Archit., Stuttgart Univ., Germany
Abstract :
A target structure for implementing fast edge-triggered control units is presented. In many cases, the proposed controller is faster than a one-hot encoded structure as its correct timing does not require master-slave flip-flops even in the presence of unpredictable clocking skews. A synthesis procedure is proposed which leads to a performance improvement of 40% on average for the standard benchmark set whereas the additional area is less than 25% compared with conventional finite state machine (FSM) synthesis. The proposed approach is compatible with the state-of-the-art methods for FSM decomposition, state encoding and logic synthesis
Keywords :
design for testability; finite state machines; logic CAD; timing; FSM decomposition; data dominated applications; fast controllers; fast edge-triggered control units; finite state machine synthesis; logic synthesis; state encoding; synthesis procedure; timing; Application software; Automata; Clocks; Computer architecture; Control system synthesis; Delay; Frequency; Logic; Master-slave; Timing;
Conference_Titel :
European Design and Test Conference, 1997. ED&TC 97. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-8186-7786-4
DOI :
10.1109/EDTC.1997.582337