DocumentCode :
3435900
Title :
DSP-based statistical self test of on-chip converters
Author :
Yu, Hak-Soo ; Hwang, Sungbae ; Abraham, Jacob A.
Author_Institution :
Comput. Eng. Res. Center, Texas Univ., Austin, TX, USA
fYear :
2003
fDate :
27 April-1 May 2003
Firstpage :
83
Lastpage :
88
Abstract :
We propose a DSP-based statistical self test approach for testing on-chip data converters. Analog to digital converters (ADCs) and digital to analog converters (DACs) can be tested in a loop-back mode, providing a go/no-go result; however such tests focus on catastrophic fault coverage. We develop a technique for testing converters in loop-back mode which is simple, but has good parametric as well as catastrophic fault coverage. We use the on-chip digital signal processing unit to generate test stimuli. The analysis of the results is done through the use of software on the DSP unit which is capable of monitoring primary inputs, outputs and/or internal nodes. Characterization of actual ΔΣ converters was performed to show the feasibility of the proposed method.
Keywords :
analogue-digital conversion; built-in self test; digital-analogue conversion; integrated circuit testing; signal processing; statistical analysis; ΔΣ converters; ADCs; BIST; DACs; DSP-based statistical self test; analog-to-digital converters; catastrophic fault coverage; digital-to-analog converters; loop-back mode; on-chip DSP unit; on-chip data converters; on-chip digital signal processing unit; parametric fault coverage; test stimuli generation; Analog-digital conversion; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Digital signal processing; Digital-analog conversion; Frequency; Monitoring; Noise shaping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
ISSN :
1093-0167
Print_ISBN :
0-7695-1924-5
Type :
conf
DOI :
10.1109/VTEST.2003.1197637
Filename :
1197637
Link To Document :
بازگشت