Title :
Testing SoC interconnects for signal integrity using boundary scan
Author :
Tehranipour, M.H. ; Ahmed, N. ; Nourani, M.
Author_Institution :
Center for Integrated Circuits & Syst., Texas Univ., Richardson, TX, USA
fDate :
27 April-1 May 2003
Abstract :
As the technology is shrinking toward 50 nm and the working frequency is going into the multi Gigahertz range, the effect of interconnects on functionality and performance of system-on-chips is becoming dominant. More specifically, distortion (integrity loss) of signals traveling on high-speed interconnects can no longer be ignored. In this paper, we extend the conventional boundary scan architecture to allow testing signal integrity in SoC interconnects. Our extended JTAG architecture collects and outputs the integrity loss information using the enhanced observation cells. The architecture fully complies with the JTAG standard and can be adopted by any SoC that is IEEE 1149.1 compliant. We also propose a simple yet efficient compression scheme that can be employed by an ATE to minimize the scan-in delivery time.
Keywords :
IEEE standards; automatic test equipment; boundary scan testing; data compression; distortion; integrated circuit design; integrated circuit interconnections; integrated circuit testing; logic design; system-on-chip; 50 nm; ATE; IEEE 1149.1; JTAG standard; SoC interconnect testing; boundary scan testing; data compression; high-speed interconnects; integrity loss sensor; observation cells; signal distortion; signal integrity loss; signal integrity testing; system-on-chip; Capacitance; Circuit testing; Degradation; Delay effects; Detectors; Integrated circuit interconnections; Logic testing; Manufacturing processes; Mutual coupling; System-on-a-chip;
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
Print_ISBN :
0-7695-1924-5
DOI :
10.1109/VTEST.2003.1197647