DocumentCode :
3436200
Title :
An analog checker with dynamically adjustable error threshold for fully differential circuits
Author :
Stratigopoulos, Haralampos-G D. ; Makris, Yiorgos
Author_Institution :
Electr. Eng. Dept., Yale Univ., New Haven, CT, USA
fYear :
2003
fDate :
27 April-1 May 2003
Firstpage :
209
Lastpage :
214
Abstract :
We present a novel analog checker that adjusts dynamically the error threshold to the magnitude of its input signals. We demonstrate that this property is crucial for accurate concurrent error detection in analog circuits. Dynamic error threshold adjustment is achieved by regulating the bias point of the output stage inverters of the checker, which provide a digital indication of potential errors in the circuit under test. We discuss the theoretical foundation and we present simulations that validate the underlying principle of the design. As compared to previous solutions, the proposed checker reduces the incurred overhead, while significantly enhancing the quality of concurrent error detection.
Keywords :
analogue integrated circuits; error detection; integrated circuit design; integrated circuit testing; analog checker; analog circuits; concurrent error detection; dynamically adjustable error threshold; fully differential circuits; input signal magnitude adjusted checker; output stage inverter bias point regulation; overhead reduction; Analog circuits; Circuit faults; Circuit simulation; Circuit testing; Digital circuits; Filters; Fluctuations; Integrated circuit manufacture; Inverters; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
ISSN :
1093-0167
Print_ISBN :
0-7695-1924-5
Type :
conf
DOI :
10.1109/VTEST.2003.1197653
Filename :
1197653
Link To Document :
بازگشت