Title :
A double-sampled hybrid CT/DT SMASH ΣΔ modulator for wideband applications
Author :
Maghami, Mohammad Hossein ; Yavari, Mohammad
Author_Institution :
Dept. of Electr. Eng., Amirkabir Univ. of Technol., Tehran, Iran
Abstract :
This paper presents a novel hybrid continuous-time (CT) and discrete-time (DT) sturdy multi-stage noise shaping (SMASH) ΣΔ modulator architecture. The double-sampling technique is employed in the DT second stage modulator to reduce the power consumption of the overall modulator. A flat and unity STFs are used in the first and second stage modulators, respectively, to reduce the output swing of the analog building blocks without influencing the inherent anti-aliasing behavior of the first stage CT modulator. As a design example, the proposed SMASH 2-2 modulator is designed in a 90 nm CMOS technology with 1 V power supply. HSPICE simulation results show a signal-to-noise plus distortion ratio (SNDR) of 80.4 dB in 12.5 MHz bandwidth with 17 mW power consumption while operating at 200 MHz sampling frequency.
Keywords :
CMOS integrated circuits; SPICE; sigma-delta modulation; ΣΔ modulator; CMOS technology; HSPICE simulation; analog building blocks; bandwidth 12.5 MHz; discrete time SMASH; double sampling technique; frequency 200 MHz; hybrid continuous time SMASH; power 17 mW; size 90 nm; sturdy multistage noise shaping; voltage 1 V; wideband applications; Bandwidth; CMOS technology; Circuit simulation; Clocks; Energy consumption; Frequency; Multi-stage noise shaping; Sampling methods; Topology; Wideband;
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
DOI :
10.1109/ICECS.2009.5410948