DocumentCode :
3438055
Title :
Rectilinear Steiner Clock Tree Routing Technique with Buffer Insertion in Presence of Obstacles
Author :
Saha, P.P. ; Saha, S. ; Samanta, T.
fYear :
2015
fDate :
3-7 Jan. 2015
Firstpage :
447
Lastpage :
451
Abstract :
Clock tree design plays a significant role in determining chip performance and requires serious involvement for designing a critical VLSI circuit. Algorithms to design clocked net involve complexities of memory and time along with the physical design constraints. In this work an efficient algorithm, BBLUE (Blockage Look Up and Buffer Estimation) is designed, which routes all the sinks in two phases. First routing in the global domain is achieved after tiling process and then routing in the local domain is done by connecting all the sinks inside a tile and combining the routes of all the tiles. Further in this work, BBLUE avoids the obstacles by snaking of wire with Steiner point insertion and the skew minimization is achieved by restricted buffer insertion in an efficient way. BBLUE is tested on ISPD 2010 benchmark suite and performance wise it is a better performer in certain parameters compared to its contenders of the benchmark suite provided by Intel and IBM.
Keywords :
VLSI; buffer circuits; clocks; estimation theory; integrated circuit design; integrated circuit testing; network routing; BBLUE; IBM; ISPD 2010 benchmark; Intel; Steiner point insertion; VLSI circuit design; blockage look up and buffer estimation; buffer insertion; physical design constraint; rectilinear steiner clock tree routing design technique; skew minimization; Benchmark testing; Clocks; Delays; Minimization; Routing; Synchronization; Wires; Buffer Insertion; Clock Tree; Obstacle Avoiding Rectilinear Steiner Tree; Skew Minimization; VLSI Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design (VLSID), 2015 28th International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Type :
conf
DOI :
10.1109/VLSID.2015.81
Filename :
7031775
Link To Document :
بازگشت