DocumentCode :
3439031
Title :
Optimizing CMOS circuits for low power using transistor reordering
Author :
Musoll, E. ; Cortadella, J.
Author_Institution :
Dept of Comput. Archit., Univ. Politecnica de Catalunya, Barcelona, Spain
fYear :
1996
fDate :
11-14 Mar 1996
Firstpage :
219
Lastpage :
223
Abstract :
This paper addresses the optimization of a circuit for low power using transistor reordering. The optimization algorithm relies on a stochastic model of a static CMOS gate that includes the power internal nodes of the gate. This power consumption depends on the switching activity and the equilibrium probabilities of the inputs of the gate. The model allows an exploration of the different configurations of a gate that are obtained by recording its transistors. Thus, the best configuration of each gate is selected and the overall power consumption of the circuit is reduced
Keywords :
CMOS logic circuits; circuit CAD; circuit optimisation; combinational circuits; logic CAD; multivalued logic circuits; stochastic processes; CMOS circuits; equilibrium probabilities; low power operation; optimization algorithm; power internal nodes; static CMOS gate model; stochastic model; switching activity; transistor reordering; CMOS digital integrated circuits; Clocks; Computer architecture; Energy consumption; Multimedia systems; Portable computers; Power system modeling; Semiconductor device modeling; Stochastic processes; Telephony;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1996. ED&TC 96. Proceedings
Conference_Location :
Paris
ISSN :
1066-1409
Print_ISBN :
0-8186-7424-5
Type :
conf
DOI :
10.1109/EDTC.1996.494152
Filename :
494152
Link To Document :
بازگشت