Title :
Pandora-a microprogrammable node for DSP oriented architectures
Author :
Piccinini, G. ; Roch, M. Ruo ; Zamboni, M.
Author_Institution :
Politecnico di Torino, Italy
Abstract :
The design and the performance evaluation of a parallel architecture for digital signal processing (DSP) are described. Many DSP applications cannot be efficiently solved by using standard DSP sequential microprocessors. In this case, using dedicated parallel architectures is the best way to obtain high performance, but they need flexibility to apply different DSP algorithms efficiently. The Pandora architecture provides a high degree of flexibility both for the system architecture (a mixed SIMD/MIMD technique is exploited) and for the node capability to implement different DSP algorithms (due to the writable control store). The node architecture and its VLSI implementation are described, focusing on the architectural aspects and the performance evaluation
Keywords :
VLSI; digital signal processing chips; microprogramming; parallel architectures; DSP oriented architectures; DSP sequential microprocessors; Pandora architecture; VLSI implementation; dedicated parallel architectures; digital signal processing; microprogrammable node; mixed SIMD/MIMD technique; node architecture; parallel architecture; performance evaluation; system architecture; writable control store; CMOS technology; Computer architecture; Control systems; Costs; Digital signal processing; Dynamic programming; Parallel architectures; Signal processing algorithms; Topology; Very large scale integration;
Conference_Titel :
CompEuro '91. Advanced Computer Technology, Reliable Systems and Applications. 5th Annual European Computer Conference. Proceedings.
Conference_Location :
Bologna
Print_ISBN :
0-8186-2141-9
DOI :
10.1109/CMPEUR.1991.257415