• DocumentCode
    3441247
  • Title

    Improved sub-10-nm CMOS devices with elevated source/drain extensions by tunneling si-selective-epitaxial-growth

  • Author

    Wakabayashi, H. ; Tatsumi, T. ; Ikarashi, N. ; Oshida, M. ; Kawamoto, H. ; Ikezawa, N. ; Ikezawa, T. ; Yamamoto, T. ; Hane, M. ; Mochizuki, Y. ; Mogami, T.

  • Author_Institution
    Syst. Devices Res. Labs., NEC Corp., Kanagawa
  • fYear
    2005
  • fDate
    5-5 Dec. 2005
  • Firstpage
    145
  • Lastpage
    148
  • Abstract
    Improved sub-10-nm CMOS devices have been investigated by the elevated source/drain extensions (eSDE) using the tunneling silicon selective epitaxial growth (Si-SEG) in the reverse-order source/drain formation. In this eSDE technology, the SEG-Si thickness for eSDE region is precisely controlled by the self-limited Si-SEG process within a narrow slit underneath a SiN sidewall film. Moreover, the SEG-Si film for the elevated source/drain (eS/D) region is also achieved simultaneously. As the results of simultaneously-reduced short-channel effect and parasitic resistance, the Ioff-CV/I characteristics are remarkably improved for both n- and pMOSFETs, as compared with published sub-10-nm planar bulk CMOS devices
  • Keywords
    CMOS integrated circuits; MOSFET; epitaxial growth; silicon compounds; 10 nm; MOSFET; SiN; parasitic resistance; planar bulk CMOS devices; short-channel effect; sidewall film; source-drain extensions; tunneling silicon selective epitaxial growth; CMOS logic circuits; CMOS process; CMOS technology; Epitaxial growth; Laboratories; MOSFETs; National electric code; Research and development; Silicon compounds; Tunneling;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electron Devices Meeting, 2005. IEDM Technical Digest. IEEE International
  • Conference_Location
    Washington, DC
  • Print_ISBN
    0-7803-9268-X
  • Type

    conf

  • DOI
    10.1109/IEDM.2005.1609290
  • Filename
    1609290