Title :
Neural networks using bit stream arithmetic: a space efficient implementation
Author :
Salapura, Valentina
Author_Institution :
Inst. fur Tech. Inf., Tech. Univ. Wien, Austria
fDate :
30 May-2 Jun 1994
Abstract :
In this paper an expandable digital architecture that provides an efficient implementation base for large neural networks, is presented. The architecture uses the circuit for arithmetic operations on delta encoded signals to carry out the large number of required parallel synaptic calculations. All real valued quantities are encoded on delta bit streams. The actual digital circuitry is simple and highly regular, thus allowing very efficient space usage of fine grained FPGAs
Keywords :
digital arithmetic; field programmable gate arrays; neural chips; neural net architecture; parallel architectures; arithmetic operations; bit stream arithmetic; delta bit streams; delta encoded signals; expandable digital architecture; fine grained FPGA; large neural networks; parallel synaptic calculations; space efficient implementation; Adders; Arithmetic; Binary sequences; Circuits; Encoding; Field programmable gate arrays; Hardware; Neural networks; Neurons; Stochastic processes;
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
DOI :
10.1109/ISCAS.1994.409629