DocumentCode :
3443287
Title :
A self-reconfiguration scheme for fault-tolerant VLSI processor arrays
Author :
Pateras, Stephen ; Rajski, Janusz
Author_Institution :
Dept. of Electr. Eng., McGill Univ., Montreal, Que., Canada
fYear :
1988
fDate :
3-5 Oct 1988
Firstpage :
560
Lastpage :
563
Abstract :
An interconnection network capable of spontaneously reconfiguring a VLSI processor array upon detection of faulty processors is presented. Although the reconfiguration process is global in nature, the network control circuitry is localized around each processor and is therefore completely modular. In effect, the switches and control circuitry are completely local to each processing element (PE) even though the reconfiguration algorithm the network performs is general in nature. Further, as the control circuitry around each PE is fixed and no global control circuitry of any kind is required, the area overhead due to the network circuitry grows linearly with both the array size and the total number of spares
Keywords :
VLSI; fault tolerant computing; multiprocessor interconnection networks; array size; fault-tolerant VLSI processor arrays; faulty processors; interconnection network; network control circuitry; self-reconfiguration scheme; Circuit faults; Communication switching; Electrical fault detection; Fault tolerance; Integrated circuit interconnections; Multiplexing; Multiprocessor interconnection networks; Size control; Switches; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1988. ICCD '88., Proceedings of the 1988 IEEE International Conference on
Conference_Location :
Rye Brook, NY
Print_ISBN :
0-8186-0872-2
Type :
conf
DOI :
10.1109/ICCD.1988.25762
Filename :
25762
Link To Document :
بازگشت