Title :
An integrated solution with a novel bi-layer etch stop to eliminate 90 nm Cu/low k package fail
Author :
Sun, P. ; Bei, E. ; Chen, Y.W. ; Hu, T. ; Ji, F. ; Liao, C.C. ; Ruan, V. ; Tsai, A. ; Wang, D.L. ; Wu, S. ; Zhang, G. ; Fan, A. ; Chen, I.C.
Author_Institution :
Semicond. Manuf. Int. Corp., Shanghai, China
Abstract :
As the interconnect RC delay becomes a dominant factor in determining the overall circuit performance, the advantages of copper and low k dielectrics become obvious. The integration of copper interconnects and low k dielectrics generates new failure modes and reliability issues. Once the numerous chip-level copper/low k integration problems are worked through, the greatest challenges lie in obtaining production-worthy, high yielding devices that can be packaged and pass standard reliability tests. This work investigates different integrated solutions to solve a packaging problem we encountered. By carefully managing stress, optimizing film stack and packaging condition, an integrated solution has been found and implemented with good yield, manufacturability, reliability and packaging performance.
Keywords :
RC circuits; copper; delays; dielectric materials; etching; failure analysis; integrated circuit interconnections; integrated circuit packaging; integrated circuit reliability; 90 nm; Cu/low k package fail; bi-layer etch stop; copper interconnects; failure modes; film stack; integrated circuit packaging; integrated circuit reliability; integrated circuit yield; interconnect RC delay; low k dielectrics; standard reliability tests; Circuit optimization; Copper; Delay; Dielectrics; Etching; Integrated circuit interconnections; Integrated circuit reliability; Integrated circuit yield; Packaging; Testing;
Conference_Titel :
Integrated Reliability Workshop Final Report, 2005 IEEE International
Print_ISBN :
0-7803-8992-1
DOI :
10.1109/IRWS.2005.1609557