DocumentCode :
3456571
Title :
FPGA implementation of polyphase decomposed FIR filters for interpolation used in Δ-Σ audio DAC
Author :
Ben Ameur, Noura ; Soyah, Maher ; Masmoudi, Nouri ; Loulou, Mourad
Author_Institution :
Dept. of Electr. Eng., Nat. Eng. Sch. of Sfax, Sfax, Tunisia
fYear :
2009
fDate :
6-8 Nov. 2009
Firstpage :
1
Lastpage :
4
Abstract :
This paper describes a synthesis design from the MATLAB model into VHDL of a digital interpolation filter algorithm, used in a ΔΣ digital-to-analog converter (DAC), intended for Professional digital audio system. The whole filter system simulation, VHDL implementation and field programmable gate array (FPGA) verification are processing. The register transfer level (RTL) simulation result show an achieving a high resolution of a 22.5-bit at a switching rate of 8.192 MHz and a small area less than 50% of the total chip. Timing analysis indicates any violation of temporal constraints and the worst-case maximum clock speed of the design can attain a 500 MHz.
Keywords :
FIR filters; audio equipment; delta-sigma modulation; field programmable gate arrays; hardware description languages; interpolation; FPGA implementation; MATLAB model; VHDL; delta-sigma audio DAC; digital interpolation filter algorithm; digital-to-analog converter; field programmable gate array; polyphase decomposed FIR filter; professional digital audio system; register transfer level simulation; synthesis design; Audio applications; Interpolation; MATLAB; RTL simulation; polyphase decomposition;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems (SCS), 2009 3rd International Conference on
Conference_Location :
Medenine
Print_ISBN :
978-1-4244-4397-0
Electronic_ISBN :
978-1-4244-4398-7
Type :
conf
DOI :
10.1109/ICSCS.2009.5412351
Filename :
5412351
Link To Document :
بازگشت