Title :
Bluespec System Verilog: efficient, correct RTL from high level specifications
Author :
Nikhil, Rishiyur
Author_Institution :
Bluespec, Inc, Waltham, MA, USA
Abstract :
Bluespec System Verilog is an EDL toolset for ASIC and FPGA design offering significantly higher productivity via a radically different approach to high-level synthesis. Many other attempts at high-level synthesis have tried to move the design language towards a more software-like specification of the behavior of the intended hardware. By means of code samples, demonstrations and measured results, we illustrate how Bluespec System Verilog, in an environment familiar to hardware designers, can significantly improve productivity without compromising generated hardware quality.
Keywords :
application specific integrated circuits; field programmable gate arrays; formal specification; hardware description languages; high level synthesis; integrated circuit design; logic CAD; ASIC design; Bluespec System Verilog; FPGA design; RTL; high level specifications; high-level synthesis; Application specific integrated circuits; Atomic measurements; Field programmable gate arrays; Flow graphs; Hardware; High level synthesis; Logic design; Predictive models; Productivity; Scheduling;
Conference_Titel :
Formal Methods and Models for Co-Design, 2004. MEMOCODE '04. Proceedings. Second ACM and IEEE International Conference on
Print_ISBN :
0-7803-8509-8
DOI :
10.1109/MEMCOD.2004.1459818