DocumentCode :
3462273
Title :
Systolic array prototyping using the Ptolemy environment
Author :
Kaskalis, T.H. ; Margaritis, K.G.
Author_Institution :
Dept. of Inf., Macedonia Univ., Thessaloniki, Greece
Volume :
2
fYear :
1996
fDate :
13-16 Oct 1996
Firstpage :
663
Abstract :
In this paper we present an example of how the Ptolemy environment can be used constructively to implement and simulate systolic algorithms and architectures. Through graphical means, the user can easily obtain systolic circuit prototypes in a level high enough to be comprehensive and, at the same time, low enough to present the design complexity of a potential implementation. Moreover, the ability to simulate the functioning of the circuit ensures the correctness of a systolic algorithm. A brief introduction to the Ptolemy environment is given and a step by step creation of two typical systolic array designs is then described. A hierarchical design method is followed and details are given about the correct reflection of the synchronous nature of systolic circuits on typical dataflow executions
Keywords :
parallel algorithms; systolic arrays; Ptolemy environment; dataflow; graphical method; hierarchical design; simulation; synchronous circuit; systolic algorithm; systolic architecture; systolic array prototyping; Circuit simulation; Concurrent computing; Design methodology; Embedded software; Informatics; Prototypes; Reflection; Signal processing algorithms; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems, 1996. ICECS '96., Proceedings of the Third IEEE International Conference on
Conference_Location :
Rodos
Print_ISBN :
0-7803-3650-X
Type :
conf
DOI :
10.1109/ICECS.1996.584449
Filename :
584449
Link To Document :
بازگشت