DocumentCode :
346258
Title :
Algorithm and architecture of a 1 V low power hearing instrument DSP
Author :
Moller, Finn ; Bisgaard, Nikolai ; Melanson, John
Author_Institution :
GN Danavox, Taastrup, Denmark
fYear :
1999
fDate :
17-17 Aug. 1999
Firstpage :
7
Lastpage :
11
Abstract :
This paper presents a 1 V digital signal processor used in the Danalogic hearing aid manufactured by GN Danavox. The processor is the first general purpose programmable device used in behind-the-ear and in-the-ear hearing aid applications. It is integrated with memories, in a 0.5 /spl mu/m CMOS process with standard thresholds. At 2 MHz processing speed, the processor consumes 800 /spl mu/A from a single cell battery. Using a dual multiply-accumulate architecture, the processor executes a 256 point block floating-point FFT in just 2900 instruction cycles.
Keywords :
CMOS digital integrated circuits; biomedical electronics; digital signal processing chips; fast Fourier transforms; floating point arithmetic; hearing aids; low-power electronics; medical signal processing; 0.5 micron; 1 V; 2 MHz; 800 muA; CMOS process; DSP architecture; Danalogic hearing aid; block floating-point FFT; digital signal processor; dual multiply-accumulate architecture; general purpose programmable device; hearing aid application; low power hearing instrument DSP; memories; single cell battery; Auditory system; CMOS process; CMOS technology; Digital filters; Digital signal processing; Digital signal processors; Hearing aids; Instruments; Read only memory; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 1999. Proceedings. 1999 International Symposium on
Conference_Location :
San Diego, CA, USA
Print_ISBN :
1-58113-133-X
Type :
conf
Filename :
799401
Link To Document :
بازگشت